# Exp. 10: Registers

Engineering 357 - Digital Design Lab Fall 2015

Farnam Adelkhani Sandra Hernandez

Date Experiment Performed: 11-5-2015

Date Report Submitted: 11-12-2015

### Exp. 10 Registers

#### **Abstract and Objective:**

This lab is an introduction to registers. The intention is to practice the design of data storage and shift registers. The lecture has covered registers, what they are and also the functionality of shift registers. Another goal for this lab is to master the operations of a universal shift register and once the experimenters do so they can learn some of the applications of the shift register. Mux can be used to select the correct serial input if a bidirectional shift register is desired. It should be noted that there are registers with built in MUXs, such as the 74LS298.

Ring counters are also covered, which are really not counters but a circular shift register with restricted operations. The restriction to this circuit is that it can only have one circulating in the register. That means that only one FF of the register is on at any given time. The ring counter is really a counter with a built in decoder. Simple ring counters are very susceptible to noise.

#### **Components Used:**

- **♣** Xilinx software on PC
- ♣ The following gates/integrated circuits:
  - ➤ D Flip-Flops
  - ➤ Dual 4-to-1 Multiplexers
  - ➤ 4-bit Universal Shift Registers
  - Other IC might be needed

#### **Procedures and result:**

1. This experiment is performed using the EDA software (Xilinx) and therefor planning and testing inputs carefully is required so that the verification process is compact yet complete. Familiarization with the Xilinx software and a good plan for intended circuit design are crucial. Before coming to class these topics are reviewed and these important subjects are rehearsed until the experimenters are comfortable with the required tools, ICs and software.

2. Using a 74LS74As as well as a 74LS153s the experimenters will now design and verify the operations of a4-bit register with a set of predestined capabilities with include:

| <u>S1</u> | <u>S0</u> | <u>Mode</u> | <u>Operation</u> |
|-----------|-----------|-------------|------------------|
| 0         | 0         | 0           | no change        |
| 0         | 1         | 1           | 1s complement    |
| 1         | 0         | 2           | shift right      |
| 1         | 1         | 3           | parallel load    |

- 3. In the next step the experimenter is to use the circuit designed and implemented in the previous part with minimal changes to the circuit, to make the shift right operation into a 4-stage linear feedback shift register (while still maintain all other functions). The goal is that starting from the pattern 1000 the experimenter can find what the sequence being generated by the LFSF is. Make sure to show the sequence in the form of a timing diagram as one of your simulation outputs.
- 4. Next, using two 74LS194As the experimenters are to design and verify the operations of a 8-bit register with the following properties and capabilities:

| <u>S1</u> | <u>S0</u> | <u>Mode</u> | <u>Operation</u>             |
|-----------|-----------|-------------|------------------------------|
| 0         | 0         | 0           | no change                    |
| 0         | 1         | 1           | Arithmetic right-shift       |
| 1         | 0         | 2           | rotate (circular shift) left |
| 1         | 1         | 3           | parallel load                |

4. Again, in this step the experimenter is to use the circuit designed and implemented in the previous part with minimal changes to the circuit, to make the shift right operation into a 8-bit register (while still maintain all other functions). With minimal changes to the circuit, the rotation operation is to be changes into a self-correcting ring counter. Verify its operations and especially the self-correcting property. Make sure to include a timing diagram showing the pulse distibution feature. The functionality of this circuit was successfully demonstrated to the instructor.





## **Conclusion and Summary:**

So as the experimenters have gained familiarity with register design and implementation of the circuit design while also learning to implement the circuit to perform as an 8-bit register. It is useful to be given data points that can be confirmed by hand in order to confirm our system is working as expected. There are often issues that arise in the Xilinx software itself. You might assume a 10 gb program is free of bugs but not so by any means. Often the best fix is to save the circuit and reload it. I do have some concern that these software issues with Xilinx may become overbearing as a problem once the circuit is much more complex. It is important and vital that the experimenters are gaining familiarity with the Xilinx design suite.





We Demonstrated the design from part 4 and had the test bench verified as being correct but unfortunately forgot to photograph the tb and simulation.